## NUMA machines and directory cache mechanisms

AMANO,Hideharu Textbook pp. 7 $0\sim7$ 9



NUMA or non-uniform memory access model has shared memory but their access latency and bandwidth are different by the address. Usually, its own memory module is easy to be accessed but ones with others PUs are not. All shared memory modules are mapped into a unique logical address space, thus the program for UMA machines works without modification. They are called with distributed shared memory. It is an opposite concept of a machine with centralized shared memory or UMA.



This diagram shows the model of NUMA. Each memory module is assigned into the unique address space. If the node 0 accesses the address area 0, it accesses its own memory module. But, if it wants to access the other address, the request must be transferred through the interconnection network. Thus, the latency is stretched, and the bandwidth is limited.



In the recent servers, each node is a multicore, and its architecture is UMA which is introduced in the previous lesson.



NUMAs are classified into three categories. One is a simple NUMA. It can cache the memory attached to the other PUs, but the coherence is not kept. On the contrary, Cache Coherent NUMA provides the coherent cache. It must provide the hardware mechanism to keep the coherence, so it tends to be complicated. The last style is COMA. But the machines in this class is not used recently.





First of all, the simple NUMA is introduced. Some supercomputers use this style. It has some benefits. I will introduce some of them.



CM\*, developed by CMU in the late 1970's, is a root of multiprocessors. They used PDP11 as a cluster, and provided an address transform mechanism called Slocal. The link from Slocal is connected with Kmap, a kind of switch. The memory in the other cluster can be accessed through the Kmap and Slocal.



Supercomputers have used this style. Cray's Tera three D was a simple NUMA supercomputer.



The Earth Simulator got the top 1 in the world 2002. A lot of cabinets are placed on the big building like a gym. The deep blue ones are for computational nodes and light blue ones are for interconnection networks.



It forms a node with 8 vector processors, and connects 639 nodes with a large crossbar switch. Since the performance of the interconnection network was huge, it achieved an efficient performance close to the peak performance.



IBM blue gene series BlueGene/L, P and Q also used simple NUMA structure. They are connected with 3-D torus network instead of the crossbar of the earth simulator.



Japanese super computer K uses a simple NUMA structure. It provides Remote DMA mechanism to send the data from other nodes.



The IBM/SONY/Toshiba developed cell broadband engine for their game machine play station 3. It was also used as several supercomputers. In this architecture, all local memory modules attached to eight SPEs are mapped into the same address space of the host processor address space.



Pezy SC 1 and 2 adopted a hierarchical structure. 4x4 cities which share the L3 cache form a prefecture. A city consists of 2x2 villages which share L2 cache, and a village is built by 4 PEs. 2PEs share the L1 cache. It can cache the main memory but coherence is only kept in each hierarchy. Although it has an interesting memory architecture, the company head was arrested for the illegal acquition of national research fund and the project was terminated.



Unlike simple NUMAs, CC-NUMAs provide a directory management mechanism for keeping the coherent cache. Early CC-NUMAs were an extension of the snoop cache and had hierarchical buses. But, later it was replaced to the directory management system with a point-to-point network. Some used complicated hardware logic, others used dedicated management processors.



An early CC-NUMA used an extension of the snoop cache by introducing a hierarchical bus. Each cluster was a snoop cache connected multiprocessor, and the accesses for the other cluster uses hierarchical bus. With the similar protocol of the snoop cache also on the hierarchical bus, the cache coherence was kept. Apparently, this approach causes the traffic congestion of the hierarchical bus.



Stanford DASH introduced the directory coherent control mechanism, pointto-point interconnection and release consistency model which are used in the current servers. The cluster was SGI's Power Challenge workstation and they attached the directory mechanism and the router. The router was developed in the Caltech university, and a simple 2-dimensional mesh network was used.



SGI Origin is a commercial version of the DASH. The number of Processors in a cluster was reduced because of the rapid performance improvement of a processor. Hub chip which manages the directory were used, and they formed a bristled hypercube.



This machine was working in the ITC of this campus. We developed parallel programs on this machine.



Since the hardware which controls the coherence became so complicated, the Stanford university developed a dedicated chip which controls the cache coherence with its software.



Jump-1, a CC-NUMA was developed by the Japanese national project by cooperation of seven Japanese Universities.



Like a Stanford project, it sed a dedicated processor called MBP light for the cache coherent control. 4 SPARC processors are used to develop a cluster, and a special interconnection network called RDT or recursive diagonal torus was used as an interconnection network.



They are outlook of Jump-1. A first prototype with 4cluster and 16 processors were developed in Keio University. Later 16 clusters with 64 processors worked in Kyoto University.



Xeon Phi microarchitecture is a CC-NUMA with directory control mechanism. It provides 8 cores each of which provide directory. L2 cache is kept coherent with this mechanism.



Some recent server used directory controlled CC-NUMA structure. Here directory is attached to each memory system.



The directly is provided for each cache block of the home memory, and the cache coherence is kept by messages between nodes.



Let me explain the cache coherent control using the directory. Each directory entry for the home memory has the state of the block and the bit map which shows who has the copy of the block. There are three states: U, S and D. At first, the state is U. Each cache directory has also its state. We assume three states: I, S, and D.

Here, let's assume Node 3 sends the request to the Node 0 home memory.



Node 0 replies it and sends the cache block to the requesting node 3. It also changes its state into S, and set 1 at the corresponding bit map. The state of the cache of the requesting node 3 turns its state into S.



The similar thing happens when node 1 issues the request. The cache block is sent back from the node 0, and the corresponding bit is set.



When node 3 wants to write the data into the cache block, it sends the write request message to the home node 0. It checks the directory and knows that node 1 has the same block. So, node 0 sends the invalidation message to node 1. Node 1 invalids its cache block and sends back the acknowledge signal to node 0. Node 0 changes home memory state to D, and reset the bit corresponding to node 1. Then it sends the acknowledge message to node 3. After receiving it, node 3 changes its cache state into D. After that node 3 can read and write the block without sending any messages.



What happens when node 2 wants to the same memory address. It sends the home memory and the home node knows that it has been updated by the node 3 by checking the directory. So, node 0 sends the write back request message to node 3. Node 3 replies to send the updated cache block and changes its state to S. After writing back the data, node 0, the home node changes its sate into S and set the bit corresponding to Node 2. Then node 0 send the cache block to node 2. The cache state of node 2 becomes S.



What happens node 2 sends the write request instead of the read request. Similar to the case of read request, node 3 writes back the cache block to the node 0 home memory. But the cache state becomes I. Node 0 changes its state into D and set the bit 2 instead of bit 3. After getting the cache block, node 2 changes its state into D.



- Show the states of cache connected to each node and directory of home memory in CC-NUMA.
- The node memory in node 0 is accessed:
  - Node 1 reads
  - Node 2 reads
  - Node 1 writes
  - Node 2 writes

Here is a quiz.



In order to improve the performance, node 3 sends the cache block directly to the requesting node 2 instead of the home node 0. The node 2 writes the data directly and changes state into D. It is somehow similar to that of the ownership of the snoop protocol. Techniques proposed for the snoop cache can be used, but the performance improvement is not so large.



Simple atomic operations increase traffic too much. Test and Test&Set is effective, but not enough. So, Queue-based lock is proposed.



Assume that node 3 executes the critical section, and other nodes are waiting for the releasing the synchronization variable x. Thanks to test and test&Set, each node executes busy waiting without sending messages.



However, when the node 3 releases the critical section by writing x, it sends the write request to the home node. and the node 0 sends invalidation messages to all other nodes.



After that, all nodes must reply the acknowledge messages, and requests again to get the synchronization variable x. All these operations require a lot of messages and causes the congestion around the home node.



Queue-based lock provides the pointer to each node. When synchronization request is issued from node3, a link to get the lock is made, and the pointer is stored. When other nodes make a request, they are linked to the list in order.



When node3 releases the synchronization variable, it changes the pointer so that it indicates the next node. So, lock, the right to access the critical section will move around the linked list.



Directory at the home memory tends become large, because the total size of the memory is much larger than cache.

In order to reduce the memory requirement, various methods have been proposed.



The basic method which I introduced is called the full map directly. In this method, the number of bits are the same ss the number of nodes.



Instead of the bit-map, how about providing pointers. In this example, two pointers to provide to store the node number.



The apparent problem is that the number of nodes which share the data is limited. But how can we do when the number of nodes exceeds the pointers. Some methods have been proposed. One is called eviction. It invalidates one of pointer. But it of course may cause the performance degradation when the evicted node sends the request again. Another method is to give up keeping the shared nodes. That is, invalidation messages are broadcasted to all nodes. This invalidation messages are just discarded if the node is not related, but it may cause the traffic congestion. The third method is to invoke the management software. It was used in MIT Alewife.



An alternative method is to make a linked list between nodes who want to share the block like the queue based lock.



It requires relatively long time to manage and to trace the pointer chain. The improvement method to make the tree link structure was proposed. However, the benefit of method is small resource requirement. So, it is adopted in the standard protocol called SCI.



If the network has hierarchical structure, the directory can be held at the branch of the hierarchy. It was adopted in COMA machine explained later. The problem is that it requires more amount of memory than the simple bit-map method.



In order to reduce the required amount, a course grain method can be used. For example, we can use the same bitmap at the all branch of the same hierarchy.



The problem is the method is increasing unnecessary invalidation message, to cope with the problem, we can introduce a kind of cache mechanism to the directory itself. This idea to introduce the cache can be used for the basic bitmap.



OK. The last type of the NUMA is COMA. Of course it takes a large cost if there is only cache memory. It means that there is no home memory and every memory behaves like cache. The cache block gathers to required clusters. That is an optimal data allocation can be done automatically. But, when miss-hit happens, the target block must be searched.



The data diffusion machine uses hierarchical bitmap structure to manage the COMA system. If the block cannot be found to a hierarchy, the upper hierarchy is searched. It requires rather complicated handling if conflicts happen in the upper hierarchy.





Now, let's make a summary of today's lesson.



This is today's exercise.